# Interleaved Zero-Current-Transition Buck Converter 

Milan Ilic and Dragan Maksimovic, Senior Member, IEEE


#### Abstract

This paper introduces interleaved zero-currenttransition (ZCT) converters where two sets of switches are operating out-of-phase and share the load power equally. Turn-on transitions at zero current and a significant reduction of the losses associated with diode reverse recovery are accomplished through addition of two small inductors. This paper describes a $30-\mathrm{kW}$ ( $\mathbf{3 0 0} \mathrm{V} / 100 \mathrm{~A}$ ) interleaved ZCT buck converter operating at $32-\mathrm{kHz}$ effective switching frequency. Losses and efficiency of the experimental prototype compare favorably against the standard and interleaved hard-switched buck converters. Constant frequency operation with low switching losses and low output current ripple is very well suited for the realization of dc power supplies in plasma processes.


Index Terms-DC-DC power conversion, modeling, soft switching, zero-current transition (ZCT).

## I. Introduction

$\mathbf{P}$OWER semiconductor switches in high-power applications are subject to high switching stresses and switching losses, which limit the operation to relatively low switching frequencies. Various soft-switching techniques have been proposed to mitigate these problems [1]-[12]. In particular, zerocurrent transition (ZCT) [1], [2] and zero-voltage transition (ZVT) [10] techniques incorporate soft-switching functions into standard pulsewidth-modulated (PWM) converters, so that the switching losses can be reduced, ideally without increasing the switch-voltage or current stresses.

For high-power/high-voltage applications, insulated gate bipolar transistors (IGBTs) are preferred devices. Hence, ZCT techniques provide better results than ZVT techniques.

In the ZCT technique proposed in [1], an auxiliary circuit forces the switch current to zero prior to turn off, thus reducing the turn-off losses due to the current tailing of the IGBTs. However, the turn-on of the main switch is not affected by the auxiliary circuit. As a result, the turn-on losses caused by the diode reverse recovery remain significant. With the newest generation of IGBTs, which have greatly reduced the turn-off times and losses, the majority of losses in high-power

[^0]

Fig. 1. ZCT buck converter proposed in [2].
and high-voltage applications are the switch turn-on and diode recovery losses (more than $75 \%$ of the total loss, as discussed in [13]).

The ZCT topology described in [1] can be improved to some degree with a modified control, as described in [12]. With this change, it is possible to get the auxiliary and main switches to turn on ideally at zero current. Disadvantages of this approach include a very high peak current in the auxiliary switch, increased conduction losses, and a more complicated control.

In the ZCT topology proposed in [2], which is shown in Fig. 1, the auxiliary circuit has been modified to reduce the high peak current problem and simplify the control timing of the auxiliary switch. The main and auxiliary switches are switched on and off under zero-current conditions so that the total switching losses can be significantly reduced (by around $80 \%$ compared to the hard-switched case, as described in [2]). These advantages are achieved at the expense of the auxiliary circuit consisting of a resonant tank, an increased main switch peak current, and an increased conduction loss: The resonant current flows through the main switch during the turn-off cycle. In addition, a more complicated control circuit is required to generate the appropriately timed drive signal for the auxiliary switch.

Interleaving technique has been widely used in power electronics [14]-[24]. In microprocessor power supplies, interleaved multiphase converters are commonly used in order to achieve better dynamic performance, lower current ripple, and lower losses per switch for an easier thermal design [14], [15]. In the context of power-factor-correction (PFC) rectifiers, interleaved boost converters have been proposed to reduce input current ripple, improve power scaling, and reduce switching losses [16]-[24]. In [18], it was shown that reverse-recovery losses can be greatly reduced in the interleaved boost converter with coupled inductors. Further soft-switching techniques applied to the interleaved boost converters for PFC applications can be found in [19]-[22]. It is also well known that the


Fig. 2. Interleaved ZCT buck converter proposed in this paper.
operation in discontinuous conduction mode (DCM) [23] or critical conduction mode [24] can lead to elimination of diode reverse recovery losses at the expense of increased inductor current ripples.

In this paper, the objectives are to facilitate relatively highfrequency operation by addressing the diode reverse recovery losses in high-power step-down (buck) dc-dc applications. In particular, the focus is on plasma power supplies in physical vapor deposition applications, which require low-ripple, constant-frequency, and constant current operation over a wide range of output voltages and power [25], [26]. We propose a simple ZCT scheme [26], which addresses the switch turn-on and diode recovery losses using an interleaved buck converter configuration with small auxiliary inductors, as shown in Fig. 2. In this scheme, which is similar to the approaches described in [18] and [20] for the boost PFC rectifier applications, there is no need for a resonant tank with circulating currents, and the control of the switches is very simple. Compared with the hard-switched PWM converters, the switch voltage and current stresses are not increased, and there are no significant restrictions on the range of operating duty ratios. Compared with the standard hard-switched PWM converter, each switch operates at two times lower switching frequency and conducts half of the time. Furthermore, both switches in the interleaved ZCT configuration participate in the power processing function of the converter and share the power equally. The small auxiliary inductors $L_{1}$ and $L_{2}$ enable the ZCT turn-on and reduced switching losses, whereas the larger inductor $L_{0}$ results in a continuous conduction mode (CCM) of operation with good average current sharing and low current ripple, which is well suited for plasma power supplies.

This paper is organized as follows. Operation of the interleaved ZCT buck converter is described in Section II, including ideal waveforms as well as nonideal effects of the residual diode reverse recovery currents. Steady-state and dynamic models are derived in Section III using the averaged switch modeling technique. Design guidelines related to the selection of the switches and the auxiliary inductors are discussed in Section IV. Section V presents an experimental $30 \mathrm{~kW}(300 \mathrm{~V} / 100 \mathrm{~A})$ interleaved ZCT buck converter, together with a loss analysis comparing the achieved results with the standard hard-switched buck converter, the interleaved CCM buck, the interleaved critical DCM (CDCM) buck, and the ZCT technique described in [2]. Conclusion is presented in Section VI.


Fig. 3. Interleaved ZCT-buck-converter waveforms.

## II. Interleaved ZCT-Circuit Topology

The interleaved ZCT buck converter is shown in Fig. 2. The circuit can be derived from the standard buck converter where two pairs of switches ( $S_{1} / D_{1}$ and $S_{2} / D_{2}$ ) are connected in parallel. The key modifications include the addition of two small inductors $L_{1}$ and $L_{2}$ and the phase-shifted operation of the two stages. The phase-shifted interleaved operation is the same as the operation of switches in multiphase converters commonly applied in microprocessor power supplies [14], [15] or in the interleaved boost PFC rectifiers [16]-[24].

To explain the operation of the interleaved ZCT converter, we assume that the auxiliary inductors $L_{1}$ and $L_{2}$ are identical ( $L_{1}=L_{2}=L$ ), the output inductance $L_{\mathrm{o}}$ is much larger than $L_{1}$ and $L_{2}$, the phase shift between the switches $S_{1}$ and $S_{2}$ is $180^{\circ}$, and the duty cycle for each switch is less than 0.5 .

## A. Ideal Interleaved ZCT-Circuit Operation

Typical waveforms in the interleaved ZCT buck converter are shown in Fig. 3. During one switching period, the circuit goes through six different stages, which are listed in the following sections.

1) $S_{1}$ Turn-On Transition $\left(0<t<t_{1}\right)$ : Prior to $t=0, D_{1}$ is off, and $D_{2}$ and $L_{2}$ conduct the current equal to the main inductor current $I_{\mathrm{Lo}}$. This assumption will be discussed in more detail later. At $t=0$, the switch $S_{1}$ turns on at zero current. The current commutates from $L_{2}$ to $L_{1}$ with the slope $V_{\text {in }} /\left(L_{1}+\right.$ $L_{2}$ ), where $V_{\text {in }}$ is the input voltage. This transition is finished at
$t=t_{1}$ when the inductor $L_{2}$ current drops to zero and the diode $D_{2}$ turns off

$$
\begin{equation*}
t_{1}=\frac{I_{\mathrm{Lo}}\left(L_{1}+L_{2}\right)}{V_{\mathrm{in}}} . \tag{1}
\end{equation*}
$$

By choosing the inductances $L_{1}$ and $L_{2}$, we can control the current slope during the transition and, therefore, reduce the losses associated with the reverse recovery of $D_{2}$ (note that, here, we assumed the ideal case: there is no reverse current through the diode $D_{2}$ ). During this interval, the main inductor current changes with the slope

$$
\begin{equation*}
\frac{V_{\mathrm{in}} / 2-V_{\mathrm{o}}}{L_{\mathrm{o}}}=\frac{V_{\mathrm{in}}-2 V_{\mathrm{o}}}{2 L_{\mathrm{o}}} . \tag{2}
\end{equation*}
$$

2) Switch $S_{1}$ on Stage $\left(t_{1}<t<D T_{\mathrm{S}}\right)$ : In this interval, the current flows through the inductor $L_{1}$ and the main inductor $L_{\mathrm{O}}$. The current increases with the slope

$$
\begin{equation*}
\frac{V_{\mathrm{in}}-V_{\mathrm{o}}}{L_{\mathrm{o}}+L_{1}} \approx \frac{V_{\mathrm{in}}-V_{\mathrm{o}}}{L_{\mathrm{o}}} \tag{3}
\end{equation*}
$$

where $V_{\mathrm{o}}$ is the output voltage. This interval ends when the switch $S_{1}$ turns off at $D T_{\mathrm{S}}$.
3) $S_{1}$ Turn-Off Transition and Off Stage $\left(D T_{\mathrm{S}}<t<\right.$ $T_{\mathrm{S}} / 2$ ): When the switch $S_{1}$ turns off, the diode $D_{1}$ turns on to conduct the main inductor current; during this interval, the inductor current is decreasing with the slope $V_{\mathrm{o}} /\left(L_{\mathrm{o}}+L_{1}\right) \approx$ $V_{\mathrm{o}} / L_{\mathrm{o}}$. For $L_{\mathrm{O}} \gg L_{1}$, the voltage across $L_{1}$ is approximately zero. This means that the voltage across $L_{2}$ is also very close to zero, and the current through $L_{2}$ and $D_{2}$ remains zero. This interval ends when the switch $S_{2}$ turns on at $T_{\mathrm{S}} / 2$.
4) $S_{2}$ Turn-On Transition ( $T_{\mathrm{S}} / 2<t<T_{\mathrm{S}} / 2+t_{1}$ ): The switch $S_{2}$ turns on at zero current, and in addition, losses due to the reverse recovery of $D_{1}$ are practically eliminated. This stage is the same as the stage in Section II-A1, except that the switch $S_{2}$ turns on and that the diode $D_{2}$ current is zero. By controlling the current slope during the transition (by choosing $L_{1}$ and $L_{2}$ ), we control the losses associated with the reverse recovery of $D_{1}$.
5) Switch $S_{2}$ on Stage and $S_{2}$ Turn-Off Transition and Off Stage: These stages are the same as the stages in Sections II-A2 and A3, except that the roles of the elements $S_{1}, D_{1}$, and $L_{1}$ are played by the elements $S_{2}, D_{2}$, and $L_{2}$, and vice versa. At the end of the $S_{2}$ turn-off transition, $D_{1}$ is off, and the circuit is ready for the next $S_{1}$ turn-on transition at zero current.

In the ZCT buck converter, the two switches are ideally operated at the same duty cycle. Since both switches use the same relatively large output inductor $L_{0}$, any duty-cycle mismatches would result in only small mismatches in the average switch currents. As a result, nearly equal average-current sharing between the two switches is accomplished automatically, which is consistent with the results reported in [18] for the interleaved boost converters.


Fig. 4. Characteristic waveforms with diode reverse recovery.

## B. Interleaved ZCT-Circuit Operation With Nonideal Diode Reverse Recovery

In a practical and experimental circuit, the values for $L_{1}$ and $L_{2}$ are chosen to be large enough to greatly reduce the losses associated by the reverse recovery of the diodes, yet small enough so that there are no significant restrictions on the range of operating duty ratios, i.e., $t_{1} \ll T_{\mathrm{S}}$. At relatively high switching frequencies (e.g., 32 kHz in the experimental prototype described in Section V), a practical choice for $L_{1}$ and $L_{2}$ results in a small negative current through the diode upon reverse recovery. The operating waveforms differ slightly from the idealized waveforms shown in Fig. 3, but the impact on practical circuit design and efficiency can be significant. This case was not considered for the interleaved boost circuits discussed in [18] and [20]. The waveforms shown in Fig. 4 illustrate the operation with nonideal reverse recovery. The analysis is presented in detail for one switch/diode pair; the second pair has the same behavior.

Let us consider the case when the switch $S_{2}$ turns on and the diode $D_{1}$ goes through the recovery process. During one half of the switching period, the circuit goes through five different stages, which are listed in the following sections.

1) $S_{2}$ Turn-On Transition ( $T_{\mathrm{S}} / 2<t<T_{\mathrm{S}} / 2+t_{1}$ ): Prior to $t=T_{\mathrm{S}} / 2, D_{1}$ and $L_{1}$ conduct the current equal to the main inductor current $I_{\mathrm{Lo}}$. At $t=T_{\mathrm{S}} / 2$, the switch $S_{2}$ turns on. The


Fig. 5. Interleaved ZCT buck-boost converter.


Fig. 6. Interleaved ZCT boost converter.
current commutates from $L_{1}$ to $L_{2}$, and the diode $D_{1}$ goes through the recovery process. We assume that there is some relatively small negative reverse current through $D_{1}$ (typically, $5 \%-10 \%$ of the nominal diode current).

After the $D_{1}$ recovery process is completed, the small current through $L_{1}$ continues to flow, which forces the conduction of the antiparallel diode across the switch $S_{1}$, as shown in Fig. 4. This interval ends when the diode $D_{1}$ is completely recovered.
2) Switch $S_{2}$ on Stage ( $\left.T_{\mathrm{S}} / 2+t_{1}<t<T_{\mathrm{S}} / 2+D T_{\mathrm{S}}\right)$ : In the circuit consisting of $S_{2}, L_{2}, L_{1}$, and the antiparallel diode of $S_{1}$, the voltage drops are small, which means that the current through $L_{1}$ may still flow when $S_{2}$ is turned off. This case is considered here, and it is illustrated by the waveforms shown in Fig. 4.
3) $S_{2}$ Turn-Off Transition $\left(T_{\mathrm{S}} / 2+D T_{\mathrm{S}}<t<T_{\mathrm{S}} / 2+\right.$ $\left.D T_{\mathrm{S}}+t_{2}\right)$ : When $S_{2}$ turns off, the inductor $L_{2}$ current forces conduction of the diode $D_{2}$, and at the same time, the reverserecovery process of the $S_{1}$ antiparallel diode occurs. The antiparallel diode will be recovered with the same current slope as the main diodes $V_{\mathrm{in}} /\left(L_{1}+L_{2}\right)$. This interval ends when the antiparallel diode is completely recovered. After the antiparallel diode recovery is completed, the small current that is still flowing through $L_{1}$ forces conduction of the diode $D_{1}$.
4) $S_{2}$ Turn-Off Stage ( $T_{\mathrm{S}} / 2+D T_{\mathrm{S}}+t_{2}<t<T_{\mathrm{S}}$ ): In this stage, the majority of the main inductor current flows through the inductor $L_{2}$, and a much smaller portion flows through the inductor $L_{1}$. If the main inductor current stays constant during this interval, then in the circuit consisting of $D_{2}, L_{2}, L_{1}$, and $D_{1}$, the voltage drops are small, which means that the current through $L_{1}$ may still flow when $S_{1}$ is turned on. This worst-case situation is assumed in our analysis.
5) $S_{1}$ Turn-On Transition $\left(T_{\mathrm{S}}<t<T_{\mathrm{S}}+t_{1}\right)$ : At $t=T_{\mathrm{S}}$, the switch $S_{1}$ turns on. The current commutates from $L_{2}$ to $L_{1}$, and the diode $D_{2}$ goes through the recovery process (with


Fig. 7. One leg of an interleaved ZCT three-phase inverter.


Fig. 8. (a) Switch network for the interleaved ZCT buck converter. (b) Switchnetwork terminal waveforms.
the controlled current slope). In addition, because of the small residual current flowing through $D_{1}$ and $L_{1}$ prior to the switch $S_{1}$ turn-on, a small additional loss occurs because of the abrupt reverse recovery of $D_{1}$. This small additional loss is the main difference in the converter operation compared with the ideal case shown by the waveforms in Fig. 3.

The amount of the residual current through $D_{1}$, and therefore the additional turn-on loss, can be controlled by the choice of the auxiliary inductances $L_{1}$ and $L_{2}$. There is a practical tradeoff between the additional turn-on losses and the lengths of time allocated for the turn-on transitions. Larger $L_{1}$ and $L_{2}$ result in smaller residual currents, but the transition times are longer. Design considerations are discussed in more detail in Section III.

## C. Applications of the Interleaved ZCT Circuit

The interleaved ZCT switch topology shown in Fig. 2, in the context of a buck converter, can be used as an interleaved


Fig. 9. Large-signal nonlinear averaged switch model for the switch network of the interleaved ZCT buck converter.

ZCT switch cell in other PWM converters. For example, Figs. 5 and 6 show the interleaved ZCT buck-boost converter and the interleaved ZCT boost converter, respectively.

The proposed interleaved ZCT topology is equally applicable to the bridge-type converters. For example, Fig. 7 shows one leg of a three-phase interleaved ZCT inverter. In this case, additional simple control circuitry is required to send PWM pulses first to $S_{1}$ (or $S_{2}$ ) and then in the next cycle to $S_{1}^{\prime}$ (or $S_{2}^{\prime}$ ). With the addition of two small inductors and the switches operated out-of-phase, the interleaved ZCT legs applied to a bridge or a three-phase inverter result in zero-current turn-on for all switches, significantly reduced diode-recovery losses, and power sharing between the switches.

The bridge configuration can be compared to the auxiliary-resonant-commutated-pole topologies [11], [12] and the ZCT topologies [4], [6]. The interleaved ZCT technique does not rely on a resonant circuit and may allow shorter commutation times. In addition, the power sharing between the branches in the interleaved ZCT configuration may be preferable for thermal design.

It is clear that the proposed topology can be extended to more than two switches. In the general case of $n$ switches, $n$ small auxiliary inductors are used to achieve the ZCT turn-on with reduced reverse-recovery losses. The switches are phase-shifted by $2 \pi / n$, and they operate with equal duty cycles up to $1 / n$ to achieve a full output-voltage range. An extension to multilevel configurations is discussed in [28].

## III. Averaged Switch Model of the Interleaved ZCT Buck Converter

A steady-state dc conversion ratio and a small-signal dynamic model are derived in this section based on the standard averaged switch-modeling approach. Fig. 8(a) shows a convenient definition of the switch network in the interleaved ZCT buck converter.

From the description of the converter operation in Section II and the operating waveforms in Fig. 3, we find the switchnetwork waveforms $\nu_{2}(t)$ and $i_{1}(t)$, as shown in Fig. 8(b). Since the waveforms from $T_{\mathrm{S}} / 2$ to $T_{\mathrm{S}}$ are the same, the averaging can be performed over the interval from 0 to $T_{\mathrm{S}} / 2$. Our objective is to express the averaged quantities $\left\langle\nu_{2}\right\rangle$ and $\left\langle i_{1}\right\rangle$ as functions of $\left\langle\nu_{1}\right\rangle$ and $\left\langle i_{2}\right\rangle$, and the switch duty cycle $d(t)$. Note that the " $\rangle$ " sign denotes the averaging of a quantity over a switching period. From Figs. 3 and 8 , it follows that $\left\langle\nu_{1}\right\rangle=\left\langle\nu_{\text {in }}\right\rangle$ and $\left\langle i_{2}\right\rangle=\left\langle i_{\mathrm{Lo}}\right\rangle$.


Fig. 10. Typical reverse-recovery data for $1200-\mathrm{V}$ ultrafast diode.
The transition time $t_{1}$ [found in (1)] can be rewritten as

$$
\begin{equation*}
t_{1}=\frac{2 L\left\langle i_{2}\right\rangle}{\left\langle\nu_{1}\right\rangle} \tag{4}
\end{equation*}
$$

Then, the expressions for $\left\langle\nu_{1}\right\rangle$ and $\left\langle i_{2}\right\rangle$ can be written as

$$
\begin{align*}
\left\langle\nu_{2}\right\rangle & =2 d\left\langle\nu_{1}\right\rangle-\frac{2 L}{T_{\mathrm{S}}}\left\langle i_{2}\right\rangle \\
\left\langle i_{1}\right\rangle & =2 d\left\langle i_{2}\right\rangle-\frac{2 L}{T_{\mathrm{S}}} \frac{\left\langle i_{2}\right\rangle^{2}}{\left\langle\nu_{1}\right\rangle} . \tag{5}
\end{align*}
$$

Using (5) and defining $R_{\mathrm{e}}$ as $R_{\mathrm{e}}=2 L / T_{\mathrm{S}}$, a large-signal time-invariant averaged circuit model is obtained for the switch network, as shown in Fig. 9.

The contribution of the two small inductors and the interleaving is represented by the additional resistance $R_{\mathrm{e}}$ (in series with the output terminal) and one additional controlled source that is dependent on the input voltage, the output current, and the resistance $R_{\mathrm{e}}$.

Using the large-signal model in Fig. 9, we can derive the dc conversion ratio $M(D)$

$$
\begin{equation*}
M(D)=\frac{V_{\mathrm{o}}}{V_{\mathrm{in}}}=\frac{2 D}{1+\frac{R_{\mathrm{e}}}{R_{\mathrm{o}}}} \tag{6}
\end{equation*}
$$



Fig. 11. Switch $S_{1}$ losses. (a) Turn-on loss: 0.4 mJ . (b) Turn-off loss: 4.0 mJ .
Since the auxiliary inductors are chosen such that the transition time is much smaller than the switching period, in a practical circuit, the value of the resistance $R_{\mathrm{e}}$ is relatively small compared with the load resistance $R_{\mathrm{o}}$. Therefore, the steady-state conversion ratio (6) can be approximated by

$$
\begin{equation*}
M(D) \approx 2 D \tag{7}
\end{equation*}
$$

Equation (7) shows that the full range of dc conversion ratios $0<M(D)<1$ can be obtained by operating each switch with the duty ratios in the range from 0 to $D=0.5$. There is no need to operate the converter switches with duty ratios above 0.5 .

Perturbation and linearization of the model in Fig. 9 give a small-signal averaged circuit model described in [29]. The small-signal model shows that the ZCT waveforms result in significant lossless damping in the converter frequency responses compared with the frequency responses of the standard PWM buck converter. Application of the small-signal model in the design of a digital current-mode controller around the ZCT power stage has been described in [26].

In DCM, the filter inductor current drops to zero before the end of the diode ( $D_{1}$ or $D_{2}$ ) conduction. As a result, there are no transition intervals, and the interleaved ZCT buck converter operates in exactly the same way as the standard PWM buck converter.


Fig. 12. Diode $D_{1}$ loss. (a) During the $S_{1}$ turn-on: 1.6 mJ . (b) During the $S_{2}$ turn-on: 0.4 mJ .


Fig. 13. Interleaved hard-switched buck converter.

## IV. Interleaved ZCT-Circuit Design Considerations

In this section, we discuss circuit design considerations as related to the selection of the switches and the auxiliary inductors.

As described in Section II-A, the inductances $L_{1}$ and $L_{2}$ control the current slopes during the transitions and, therefore, affect the losses associated with the reverse recovery. In addition, the amount of the residual diode current, and therefore the additional turn-on losses, can also be controlled by the choice of the auxiliary inductances $L_{1}$ and $L_{2}$, as described in

TABLE I
Estimated Losses for the Hard-Switching Converters, the ZCT [2], and the Interleaved ZCT Circuit Proposed in This Paper

| Powerex: CM150DU-24NFH |  | Hard switched buck | Circuit [2] | Proposed circuit | Interleaved CDCM Buck | Interleaved CCM Buck |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Turn-on loss | (mJ) | 3.8 | 0.4 | 0.4 | 0.0 | 2.5 |
| Turn off loss | (mJ) | 4.0 | 0.4 | 4.0 | 4.1 | 0.0 |
| Conduction loss (one sw. period) | (mJ) | 6.1 | 7.4 | 6.1 | 5.7 | 4.9 |
| Loss per switch | (W) | 444.2 | 263.0 | 168.0 | 156.8 | 118.4 |
| Diode recovery loss | (mJ) | 12.0 | 1.2 | 2.0 | 0.0 | 6.1 |
| Diode conduction loss (one sw. per.) | (mJ) | 4.0 | 4.1 | 4.0 | 3.6 | 3.3 |
| Diode loss | (W) | 512.0 | 169.6 | 96.0 | 57.6 | 150.4 |
| Aux switch, eq 10* [2] | (mJ) |  | 2.8 |  |  |  |
| Total loss (32kHz) | (W) | 956.2 | 522.2 | 528.0 | 428.8 | 537.6 |



Fig. 14. Measured efficiency of the experimental ZCT buck converter as a function of the output power.

Section II-B. Larger $L_{1}$ and $L_{2}$ result in smaller reverserecovery and residual currents, but the transition times are longer. This tradeoff, which is related to the switching frequency, the loss of the duty-cycle control range, and the total power loss, is discussed in more detail here, using our experimental circuit as example.

In our application, the circuit is designed so that the residual current due to the nonideal reverse recovery amounts to about $5 \%$ of the nominal current through the diodes. To accomplish this design goal, the first step is to check the reverse-recovery waveforms for the selected devices. For the device in the experimental prototype ( $1200 \mathrm{~V} / 150$ A ultrafast diode), the reverse-recovery characteristics are shown in Fig. 10.
In the experimental circuit with the output current of 100 A , the residual current of $5 \%$ (or 5 A ) is obtained by noting that the required current slope $(d i / d t)$ is around $40-50 \mathrm{~A} / \mu \mathrm{s}$.

Given that $V_{\text {in }}=600 \mathrm{~V}, V_{\text {out }}=300 \mathrm{~V}$, and $I_{\text {out }}=100 \mathrm{~A}$, we select $L_{1}=L_{2}=8.5 \mu \mathrm{H}$, which results in the current slope of $35 \mathrm{~A} / \mu$ s during the turn-on transitions, the transition lengths of approximately $2.8 \mu \mathrm{~s}$ at nominal load, and the reverserecovery current of approximately 5-6 A. This value has been confirmed by measurements in the experimental circuit.

We conclude that relatively fast and high switching frequencies are possible, while preserving the benefits of near-zero-current switching at turn-on, and that additional turn-on losses are almost negligible due to the residual reverse-recovery currents.

It is worth noting that the interleaved ZCT circuit may lose the zero-current turn-on at very low duty cycles. Knowing that, in most cases, a low duty cycle is required only at low output currents, the loss associated with the loss of zero-current switching is not a significant concern. This is an additional advantage compared with the ZCT approach described in [2].

In the interleaved ZCT configuration, the switches handle half of the output power with significantly lower losses. Taking into account the current/voltage ratings and thermal issues, although each of the two switches has to be rated at full output current, it may be possible to use smaller transistors compared with the standard hard-switched configuration or with the alternative ZCT schemes. This point is discussed further in the next section.

## V. Experimental Results

The interleaved ZCT buck converter in Fig. 2 has been used to construct a 30 kW ( $300 \mathrm{~V} / 100 \mathrm{~A}$ ) power supply. Powerex 150 A/1200 V IGBT (CM150DU-24NFH) devices [30] are used for the main switches. Each switch operates at 16 kHz switching frequency. Therefore, the effective switching frequency is 32 kHz . The output filter components are $L_{0}=$ $300 \mu \mathrm{H}$ (hence, the output inductor current ripple is very small) and $C_{0}=1 \mu \mathrm{~F}$.

Experimental waveforms for the turn-on and the recovery losses in the interleaved ZCT-buck-converter prototype are given in Figs. 11 and 12, respectively. The measured switch turn-on loss [Fig. 11(a)] is 0.4 mJ , and the turn-off loss is 4.0 mJ [Fig. 11(b)]. In order to measure the switch current, a piece of wire was added between the input dc voltage bus and the IGBT collector. The added parasitic inductance resulted in voltage overshoots ( $\sim 750 \mathrm{~V}$ ) across the switch and slightly increased turn-off loss. The diode loss due to the residual current is 1.6 mJ [Fig. 12(a)], and the diode-recovery loss for the low $d i / d t$ recovery is 0.6 mJ [Fig. 12(b)]. The total diode-recovery losses amount to 2 mJ . To compute the corresponding power losses, note that the switching frequency for each switch is only 16 kHz .

It is of interest to compare the proposed solution with the ZCT technique described in [2], the standard hardswitched buck converter, and the interleaved hard-switched buck converter, shown in Fig. 13, operating in CCM or CDCM. In all cases, the effective switching frequency is the

TABLE II
Component Ratings: ZCT Buck [2] And the Proposed Interleaved ZCT Buck

|  | Component | Peak <br> current [A] | Average <br> current [A] | Loss [W] |
| :--- | :---: | :---: | :---: | :---: |
| Circuit [2] | main switch | 260 | 51 | 263 |
|  | aux switch | 151 | 8 | 89.6 |
| Proposed interleaved ZCT <br> circuit | main switch S1 | 107 | 25 | 168 |
|  | main switch S2 | 107 | 25 | 168 |

same- 32 kHz . Operating conditions for each topology are the following.

1) Hard-switched buck converter: $V_{\text {in }}=600 \mathrm{~V}, L_{0}=$ $300 \mu \mathrm{H}, C_{0}=1 \mu \mathrm{~F}, V_{0}=300 \mathrm{~V}, P_{0}=30 \mathrm{~kW}$, and one IGBT switch operates at 32 kHz .
2) ZCT technique described in [2]: $V_{\mathrm{in}}=600 \mathrm{~V}, L_{0}=$ $300 \mu \mathrm{H}, C_{0}=1 \mu \mathrm{~F}, V_{0}=300 \mathrm{~V}, P_{0}=30 \mathrm{~kW}, L_{\mathrm{X}}=$ $1.5 \mu \mathrm{H}, C_{\mathrm{X}}=150 \mathrm{nF}$, the main IGBT operates at 32 kHz , and the auxiliary switch operates at 64 kHz .
3) Proposed interleaved ZCT buck converter: $V_{\text {in }}=600 \mathrm{~V}$, $L_{0}=300 \mu \mathrm{H}, C_{0}=1 \mu \mathrm{~F}, V_{0}=300 \mathrm{~V}, P_{0}=30 \mathrm{~kW}$, $L_{1}=L_{2}=8.5 \mu \mathrm{H}$, and two IGBTs, each operates at 16 kHz . All parameters are the same as in the experimental prototype.
4) Hard-switched interleaved buck converter operating in CCM: $V_{\text {in }}=600 \mathrm{~V}, L_{01}=L_{02}=600 \mu \mathrm{H}, C_{0}=1 \mu \mathrm{~F}$, $V_{0}=300 \mathrm{~V}, P_{0}=30 \mathrm{~kW}$, and two IGBTs; each operates at 16 kHz .
5) Hard-switched buck converter operating in CDCM: $V_{\text {in }}=$ $600 \mathrm{~V}, L_{01}=L_{02}=90 \mu \mathrm{H}, C_{0}=1 \mu \mathrm{~F}, V_{0}=300 \mathrm{~V}$, $P_{0}=30 \mathrm{~kW}$, and two IGBTs; each operates at 16 kHz .
Table I shows the estimated or measured losses in the compared converters.

In all cases, the conduction losses are estimated using the manufacturer's data. For the hard-switched cases, the switching losses are also estimated using the manufacturer's data. For the case of the ZCT technique described in [2], we apply the authors' conclusion that the total switching losses can be reduced to about $20 \%$ of the hard-switched case.

Several conclusions follow from the results reported in Table I and the analysis of Sections II and III.

1) The standard hard-switched buck converter cannot operate at 32 kHz : The junction-to-case temperature difference for the estimated 956 W of loss is around $120^{\circ} \mathrm{C}$. Much bigger devices or much lower switching frequency would be required to make the thermal design feasible.
2) The interleaved hard-switched CCM buck has much lower losses than the single-switch hard-switched buck, but it also has about $20 \%$ higher losses than the considered ZCT solutions.
3) The interleaved CDCM buck converter results in the lowest estimated losses. However, in applications where variable switching frequency is not acceptable (such as synchronized master/slave operation) or where high ripple current is a problem (such as current source applications and dc power supplies for plasma deposition processes where the output capacitance is required to be very low [24], [25]), constant-frequency CCM operation is required.
4) The approach described in [2] and the proposed interleaved ZCT buck converter result in similar losses ( 522 W versus 528 W ). However, in the interleaved ZCT configuration, both switches participate in the power processing function of the converter and share the power equally. This significantly simplifies the practical thermal design.
5) Resonant-circuit losses for the ZCT approach described in [2] are more significant at lower output-power levels. The proposed interleaved ZCT converter, which does not employ a resonant circuit to accomplish zero-current switching, does not have this problem, as can be seen from the measured efficiency as a function of the output power shown in Fig. 14. The measured efficiency is around $97 \%$ for the output power over 15 kW . Even at light load ( $10 \%$ of the full power), the measured efficiency is as high as $86 \%$.

Table II shows a comparison in switch ratings for the circuit described in [2] and the proposed circuit.

The switch rating in the proposed circuit is significantly lower than the rating for the main switch in the ZCT circuit [2]: The peak current is about 2.4 times lower, the average current is about two times lower, and the total losses are about $36 \%$ lower. The auxiliary switch in ZCT [2] has much lower average current and losses, but the peak current is about $40 \%$ higher than for the switches in the proposed circuit. Since the IGBTs are usually rated at two times higher peak current than the average current [29], the device required for the auxiliary switch in [2] would be comparable to the devices suitable for each of the two switches in the proposed circuit.

## VI. CONCLUSION

This paper has described the interleaved ZCT converters where the switches are operating out-of-phase, whereas the turn-on transitions at zero current and a significant reduction of the losses associated with the diode reverse recovery are accomplished through the addition of two small inductors.

Compared with the hard-switched PWM converters, the switch-voltage and current stresses are not increased, and there are no significant restrictions on the range of operating duty ratios. Furthermore, although the two switches must be rated at full output current, both switches in the interleaved ZCT configuration participate in the power processing function and share the power equally: Each switch operates at two times lower switching frequency and conducts for only one half of the time compared with the hard-switched case. Compared with the interleaved DCM or critical conduction-mode converters, the proposed interleaved ZCT converters have the advantages of constant-frequency and low-ripple operation over a wide range
of output voltages and power, which is important in applications such as dc power supplies for plasma processes.

This paper describes an experimental $30 \mathrm{~kW}(300 \mathrm{~V} / 100 \mathrm{~A})$ interleaved ZCT buck converter operating at 32 kHz effective switching frequency. Losses, efficiency, switch-rating, and thermal-design issues in the experimental prototype compare favorably against the standard and interleaved hard-switched cases and the previously proposed ZCT schemes.

## REFERENCES

[1] G. Hua, E. Yang, Y. Jiang, and F. C. Lee, "Novel zero-current transition PWM converters," in Proc. IEEE PESC, 1993, pp. 538-544.
[2] H. Mao, F. C. Lee, X. Zhou, H. Dai, M. Cosan, and D. Boroyevich, "Improved zero-current transition converters for high-power applications," IEEE Trans. Ind. Appl., vol. 33, no. 5, pp. 1220-1232, Sep./Oct. 1997.
[3] R. Rangan, D. Y. Chen, J. Yang, and J. Lee, "Applications of insulated gate bipolar transistor to zero-current switching converters," IEEE Trans. Power Electron., vol. 4, no. 1, pp. 2-7, Jan./Feb. 1989.
[4] L. Solero, D. Boroyevich, Y. P. Li, and F. C. Lee, "Design of resonant circuit for zero-current-transition techniques in 100-kW PEBB applications," IEEE Trans. Ind. Appl., vol. 39, no. 6, pp. 1783-1794, Nov./Dec. 2003.
[5] M. D. Bellar, T. S. Wu, A. Tchamdjou, J. Mahdavi, and M. Ehsani, "A review of soft-switched dc-ac converters," IEEE Trans. Ind. Appl., vol. 34, no. 4, pp. 847-860, Jul./Aug. 1998.
[6] Y. P. Li, F. C. Lee, and D. Boroyevich, "IGBT device application aspects for $50-\mathrm{kW}$ zero-current-transition inverters," IEEE Trans. Ind. Appl., vol. 40, no. 4, pp. 1039-1048, Jul./Aug. 2004.
[7] A. Bendre, I. Wallace, G. A. Luckjiff, S. Norris, R. W. Gascoigne, D. Divan, and R. A. Cuzner, "Design considerations for a soft-switched modular 2.4-MVA medium-voltage drive," IEEE Trans. Ind. Appl., vol. 38, no. 5, pp. 1400-1411, Sep./Oct. 2002.
[8] A. Kurnia, H. Cherradi, and D. Divan, "Impact of IGBT behavior on design optimization of soft switching inverter topologies," IEEE Trans. Ind. Appl., vol. 31, no. 2, pp. 280-286, Mar./Apr. 1995.
[9] G. Hua, C. S. Leu, and F. C. Lee, "Novel zero-voltage transition PWM converters," in Proc. IEEE PESC, 1992, pp. 55-61.
[10] C. M. de Oliveira Stein and H. L. Hey, "A true ZCZVT commutation cell for PWM converters," IEEE Trans. Power Electron., vol. 15, no. 1, pp. 185-193, Jan. 2000.
[11] R. W. De Doncker and J. P. Lyons, "The auxiliary resonant commutated pole converter," in Conf. Rec. IAS Annu. Meeting, 1990, pp. 1228-1235.
[12] R. Teichhmann and S. Bernet, "Investigation and comparison of auxiliary resonant commutated pole converter topologies," in Proc. IEEE PESC, 1998, pp. 15-23.
[13] Y. Tomomatsu, S. Kusunoki, K. Satoh, J. Yamada, Y. Yu, J. F. Donlon, H. Iwamoto, and E. R. Motto, "Characteristics of a 1200 V CSTBT optimized for industrial applications," in Conf. Rec. 36th IEEE IAS Annu. Meeting, Sep. 30-Oct. 4, 2001, vol. 2, pp. 1060-1065.
[14] X. Zhou, P. L. Wong, P. Xu, F. C. Lee, and A. Q. Huang, "Investigation of candidate VRM topologies for future microprocessors," IEEE Trans. Power Electron., vol. 15, no. 6, pp. 1172-1182, Nov. 2000.
[15] W. P. Leong, X. Peng, P. Yang, and F. C. Lee, "Performance improvements of interleaving VRMs with coupling inductors," IEEE Trans. Power Electron., vol. 16, no. 4, pp. 499-507, Jul. 2001.
[16] J. A. C. Pinto, A. A. Pereira, V. J. Farias, L. C. de Freitas, and J. B. Vieira, Jr., "A power factor correction preregulator ac-dc interleaved boost with soft-commutation," in Proc. IEEE PESC, 1997, pp. 121-125.
[17] P. L. Wong and F. C. Lee, "Interleaving to reduce reverse recovery loss in power factor correction circuits," in Conf. Rec. IEEE IAS Annu. Meeting, 2000, vol. 4, pp. 2311-2316.
[18] P. W. Lee, Y. S. Lee, D. K. W. Cheng, and X. C. Liu, "Steady-state analysis of an interleaved boost converter with coupled inductors," IEEE Trans. Ind. Electron., vol. 47, no. 4, pp. 787-795, Aug. 2000.
[19] W. Wen, Y. S. Lee, H. L. Chow, and K. W. Cheng, "Interleaved boost converter with zero diode reverse-recovery loss," IEEE Trans. Aerosp. Electron. Syst., vol. 40, no. 4, pp. 1271-1285, Oct. 2004.
[20] G. Yao, L. Hu, Y. Liu, A. Chen, and X. He, "Interleaved three-level boost converter with zero diode reverse-recovery loss," in Proc. IEEE APEC, 2004, vol. 2, pp. 1090-1095.
[21] J. Francisco, P. Perez, and C. Ilse, "Simple almost zero switching losses for interleaved boost converter," in Proc. 3rd IET Int. Conf. Power Electron., Mach. Drives, 2006, pp. 257-260.
[22] G. Yao, A. Chen, and X. He, "Soft switching circuit for interleaved boost converters," IEEE Trans. Power Electron., vol. 22, no. 1, pp. 80-86, Jan. 2007.
[23] C. H. Chan and M. H. Pong, "Input current analysis of interleaved boost converters operating in discontinuous-inductor-current mode," in Proc. IEEE PESC, 1997, pp. 392-398.
[24] C. M. de Oliveira Stein, J. R. Pinheiro, and H. L. Hey, "A ZCT auxiliary commutation circuit for interleaved boost converters operating in critical conduction mode," IEEE Trans. Power Electron., vol. 17, no. 6, pp. 954962, Nov. 2002.
[25] G. Herklotz and H. Eligehausen, "Technological advances in physical vapor deposition," IEEE Trans. Compon., Hybrids, Manuf. Technol., vol. CHMT-6, no. 2, pp. 173-180, Jun. 1983.
[26] M. Ilic and D. Maksimovic, "Digital average current-mode controller for dc-dc converters in physical vapor deposition applications," in Proc. IEEE PESC, 2006, pp. 1-7.
[27] M. Ilic and D. Maksimovic, "Interleaved zero current transition buck converter," in Proc. IEEE APEC, 2005, pp. 1265-1271.
[28] M. Ilic, B. Hesterman, and D. Maksimovic, "Interleaved zero current transition three-level buck converter," in Proc. IEEE APEC, 2006, pp. 72-78.
[29] M. Ilic and D. Maksimovic, "Averaged switch modeling of the interleaved zero current transition buck converter," in Proc. IEEE PESC, 2005, pp. 2158-2163.
[30] Powerex CM150DU24NHF data sheet. [Online]. Available: http://www. pwrx.com/pwrx/docs/cm150du-24nfh.pdf


Milan Ilic received the B.S. and M.S. degrees in electrical engineering from the University of Belgrade, Belgrade, Yugoslavia, in 1984 and 1987, respectively, and the Ph.D. degree from the University of Colorado, Boulder, in 2007.

From 1984 to 1994, he was with the Department of Electronics, Faculty of Electrical Engineering, University of Belgrade, as a Teaching and Research Assistant. From 1997 to 2001, he was with Corporate Research and Development, General Electric Company, Schenectady, NY, where he was involved in the design of medical electronics. Since 2001, he has been with Advanced Energy Industries, Fort Collins, CO. His current research areas include high-frequency high-power supplies, digital control techniques, and power supplies for special applications.


Dragan Maksimovic (SM'05) received the B.S. and M.S. degrees in electrical engineering from the University of Belgrade, Belgrade, Yugoslavia, in 1984 and 1986, respectively, and the Ph.D. degree from the California Institute of Technology, Pasadena, in 1989.

From 1989 to 1992, he was with the University of Belgrade. Since 1992, he has been with the Department of Electrical and Computer Engineering, University of Colorado, Boulder, where he is currently a Professor and the Director of the Colorado Power Electronics Center. His current research interests include digital control techniques and mixed-signal integrated-circuit design for power electronics.

Dr. Maksimovic was the recipient of the National Science Foundation CAREER Award in 1997, the Power Electronics Society Transactions Prize Paper Award in 1997, the Bruce Holland Excellence in Teaching Award in 2004, and the University of Colorado Inventor of the Year Award in 2006.


[^0]:    IPCSD-07-046, presented at the 2006 IEEE Applied Power Electronics Conference and Exposition, Dallas, TX, March 19-23, and approved for publication in the IEEE Transactions on Industry Applications by the Industrial Power Converter Committee of the IEEE Industry Applications Society. Manuscript submitted for review April 30, 2006 and released for publication June 8, 2007.
    M. Ilic is with Advanced Energy Industries, Fort Collins, CO 80525 USA (e-mail: milan.ilic@aei.com).
    D. Maksimovic is with the Colorado Power Electronics Center, Department of Electrical and Computer Engineering, University of Colorado, Boulder, CO 80309 USA (e-mail: maksimov@colorado.edu).

    Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

    Digital Object Identifier 10.1109/TIA.2007.908175

