

### **Request For Quotation**

Order the parts you need from our real-time inventory database. Simply complete a request for quotation form with your part information and a sales representative will respond to you with price and availability.

**Request For Quotation** 

Your free datasheet starts on the next page.

More datasheets and data books are available from our homepage: http://www.datasheetarchive.com

### INTEGRATED CIRCUITS

# DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# **74HC/HCT595**

8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

Product specification Supersedes data of September 1993 File under Integrated Circuits, IC06 1998 Jun 04





# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

### **74HC/HCT595**

#### **FEATURES**

- · 8-bit serial input
- · 8-bit serial or parallel output
- Storage register with 3-state outputs
- · Shift register with direct clear
- 100 MHz (typ) shift out frequency
- · Output capability:
  - parallel outputs; bus driver
  - serial output; standard
- · I<sub>CC</sub> category: MSI.

### **APPLICATIONS**

- · Serial-to-parallel data conversion
- · Remote control holding register.

#### **DESCRIPTION**

The 74HC/HCT595 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The "595" is an 8-stage serial shift register with a storage register and 3-state outputs. The shift register and storage register have separate clocks.

Data is shifted on the positive-going transitions of the  $SH_{CP}$  input. The data in each register is transferred to the storage register on a positive-going transition of the  $ST_{CP}$  input. If both clocks are connected together, the shift register will always be one clock pulse ahead of the storage register.

The shift register has a serial input  $(D_S)$  and a serial standard output  $(Q_7)$  for cascading. It is also provided with asynchronous reset (active LOW) for all 8 shift register stages. The storage register has 8 parallel 3-state bus driver outputs. Data in the storage register appears at the output whenever the output enable input (OE) is LOW.

### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb} = 25 \, ^{\circ}C$ ;  $t_r = t_f = 6 \, \text{ns}$ .

| CVMDOL                             | PARAMETER                                                   | CONDITIONS                                    | TY  | UNIT |      |
|------------------------------------|-------------------------------------------------------------|-----------------------------------------------|-----|------|------|
| SYMBOL                             | PARAMETER                                                   | CONDITIONS                                    | нс  | нст  | UNII |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay                                           | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V |     |      |      |
|                                    | SH <sub>CP</sub> to Q <sub>7</sub> '                        |                                               | 16  | 21   | ns   |
|                                    | ST <sub>CP</sub> to Q <sub>n</sub>                          |                                               | 17  | 20   | ns   |
|                                    | MR to Q <sub>7</sub> '                                      |                                               | 14  | 19   | ns   |
| f <sub>max</sub>                   | maximum clock frequency SH <sub>CP</sub> , ST <sub>CP</sub> |                                               | 100 | 57   | MHz  |
| C <sub>I</sub>                     | input capacitance                                           |                                               | 3.5 | 3.5  | pF   |
| C <sub>PD</sub>                    | power dissipation capacitance per package                   | notes 1 and 2                                 | 115 | 130  | pF   |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:

f<sub>i</sub> = input frequency in MHz

f<sub>o</sub> = output frequency in MHz

 $\Sigma(C_L \times V_{CC}^2 \times f_0)$  = sum of outputs

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$ ; for HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5$  V.

# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

## 74HC/HCT595

### **ORDERING INFORMATION**

| TYPE NUMBER  |         | PACKAGE                                                                |          |  |  |  |  |  |  |  |  |
|--------------|---------|------------------------------------------------------------------------|----------|--|--|--|--|--|--|--|--|
| I TPE NUMBER | NAME    | DESCRIPTION                                                            | VERSION  |  |  |  |  |  |  |  |  |
| 74HC595N     | DIP16   | plastic dual in-line package; 16 leads (300 mil); long body            | SOT38-1  |  |  |  |  |  |  |  |  |
| 74HC595D     | SO16    | plastic small outline package; 16 leads; body width 3.9 mm             | SOT109-1 |  |  |  |  |  |  |  |  |
| 74HC595DB    | SSOP16  | plastic shrink small outline package; 16 leads; body width 5.3 mm      | SOT338-1 |  |  |  |  |  |  |  |  |
| 74HC595PW    | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm | SOT403-1 |  |  |  |  |  |  |  |  |
| 74HCT595N    | DIP16   | plastic dual in-line package; 16 leads (300 mil); long body            | SOT38-1  |  |  |  |  |  |  |  |  |
| 74HCT595D    | SO16    | plastic small outline package; 16 leads; body width 3.9 mm             | SOT109-1 |  |  |  |  |  |  |  |  |

### **PINNING**

| SYMBOL                           | PIN        | DESCRIPTION                  |
|----------------------------------|------------|------------------------------|
| Q <sub>0</sub> to Q <sub>7</sub> | 15, 1 to 7 | parallel data output         |
| GND                              | 8          | ground (0 V)                 |
| Q <sub>7</sub> '                 | 9          | serial data output           |
| MR                               | 10         | master reset (active LOW)    |
| SH <sub>CP</sub>                 | 11         | shift register clock input   |
| ST <sub>CP</sub>                 | 12         | storage register clock input |
| ŌĒ                               | 13         | output enable (active LOW)   |
| Ds                               | 14         | serial data input            |
| V <sub>CC</sub>                  | 16         | positive supply voltage      |





# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

## 74HC/HCT595





# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

## 74HC/HCT595



# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

### 74HC/HCT595

### **FUNCTION TABLE**

|                  | I                | NPUTS |    |    | оит              | PUTS             | FUNCTON                                                                                                                                                                                               |
|------------------|------------------|-------|----|----|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SH <sub>CP</sub> | ST <sub>CP</sub> | ŌĒ    | MR | Ds | Q <sub>7</sub> ' | Q <sub>N</sub>   | FUNCTON                                                                                                                                                                                               |
| Х                | Х                | L     | L  | Х  | L                | NC               | a LOW level on MR only affects the shift registers                                                                                                                                                    |
| X                | 1                | L     | L  | Х  | L                | L                | empty shift register loaded into storage register                                                                                                                                                     |
| Х                | Х                | Н     | L  | Х  | L                | Z                | shift register clear. Parallel outputs in high-impedance OFF-state                                                                                                                                    |
| $\uparrow$       | Х                | L     | Н  | Н  | Q <sub>6</sub> ' | NC               | logic high level shifted into shift register stage 0. Contents of all shift register stages shifted through, e.g. previous state of stage 6 (internal $Q_6$ ') appears on the serial output $(Q_7$ ') |
| Х                | <b>↑</b>         | L     | Н  | Х  | NC               | Q <sub>n</sub> ' | contents of shift register stages (internal Q <sub>n</sub> ') are transferred to the storage register and parallel output stages                                                                      |
| <b>↑</b>         | <b>↑</b>         | L     | Н  | Х  | Q <sub>6</sub> ' | Q <sub>n</sub> ' | contents of shift register shifted through. Previous contents of the shift register is transferred to the storage register and the parallel output stages.                                            |

### **Notes**

1. H = HIGH voltage level; L = LOW voltage level

 $\uparrow$  = LOW-to-HIGH transition;  $\downarrow$  = HIGH-to-LOW transition

Z = high-impedance OFF-state; NC = no change

X = don't care.

8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

## 74HC/HCT595



# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

### 74HC/HCT595

### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see chapter "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: parallel outputs, bus driver, serial output, standard  $I_{CC}$  category: MSI.

### **AC CHARACTERISTICS FOR 74HC**

 $GND=0\ V;\ t_r=t_f=6\ ns;\ C_L=50\ pF.$ 

|                                    |                                      |     |     | •   | T <sub>amb</sub> (° | C)     |       |        |      | TES             | ST CONDITION |
|------------------------------------|--------------------------------------|-----|-----|-----|---------------------|--------|-------|--------|------|-----------------|--------------|
| SYMBOL                             | PARAMETER                            |     | +25 |     | <b>-40</b> f        | to +85 | -40 t | o +125 | UNIT | V <sub>CC</sub> | WAYEE OR MO  |
|                                    |                                      | min | typ | max | min                 | max    | min   | max    |      | (V)             | WAVEFORMS    |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay                    | -   | 52  | 160 | _                   | 200    | _     | 240    | ns   | 2.0             | Fig.7        |
|                                    | SH <sub>CP</sub> to Q <sub>7</sub> ' | _   | 19  | 32  | _                   | 40     | _     | 48     |      | 4.5             |              |
|                                    |                                      | _   | 15  | 27  | _                   | 34     | _     | 41     |      | 6.0             |              |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay                    | _   | 55  | 175 | _                   | 220    | _     | 265    | ns   | 2.0             | Fig.8        |
|                                    | ST <sub>CP</sub> to Q <sub>n</sub>   | _   | 20  | 35  | _                   | 44     | _     | 53     |      | 4.5             |              |
|                                    |                                      | _   | 16  | 30  | _                   | 37     | _     | 45     |      | 6.0             |              |
| t <sub>PHL</sub>                   | propagation delay                    |     | 47  | 175 | _                   | 220    | _     | 265    | ns   | 2.0             | Fig.10       |
|                                    | MR to Q <sub>7</sub> '               | _   | 17  | 35  | _                   | 44     | _     | 53     |      | 4.5             |              |
|                                    |                                      | -   | 14  | 30  | _                   | 37     | _     | 45     |      | 6.0             |              |
| t <sub>PZH</sub> /t <sub>PZL</sub> | 3-state output                       |     | 47  | 150 | _                   | 190    | _     | 225    | ns   | 2.0             | Fig.11       |
|                                    | enable time                          | -   | 17  | 30  | _                   | 38     | _     | 45     |      | 4.5             |              |
|                                    | OE to Q <sub>n</sub>                 | -   | 14  | 26  | _                   | 33     | _     | 38     |      | 6.0             |              |
| t <sub>PHZ</sub> /t <sub>PLZ</sub> | 3-state output                       | _   | 41  | 150 | _                   | 190    | _     | 225    | ns   | 2.0             | Fig.11       |
|                                    | disable time                         | -   | 15  | 30  | _                   | 38     | _     | 45     |      | 4.5             |              |
|                                    | OE to Q <sub>n</sub>                 | -   | 12  | 26  | _                   | 33     | _     | 38     |      | 6.0             |              |
| t <sub>W</sub>                     | shift clock pulse                    | 75  | 17  | _   | 95                  | _      | 110   | _      | ns   | 2.0             | Fig.7        |
|                                    | width HIGH or                        | 15  | 6   | _   | 19                  | _      | 22    | _      |      | 4.5             |              |
|                                    | LOW                                  | 13  | 5   | _   | 16                  | _      | 19    | _      |      | 6.0             |              |
| t <sub>W</sub>                     | storage clock                        | 75  | 11  | _   | 95                  | _      | 110   | _      | ns   | 2.0             | Fig.8        |
|                                    | pulse width HIGH                     | 15  | 4   | _   | 19                  | _      | 22    | _      |      | 4.5             |              |
|                                    | or LOW                               | 13  | 3   | _   | 16                  | _      | 19    | _      |      | 6.0             |              |
| t <sub>W</sub>                     | master reset                         | 75  | 17  | _   | 95                  | _      | 110   | _      | ns   | 2.0             | Fig.10       |
|                                    | pulse width LOW                      | 15  | 6.0 | _   | 19                  | _      | 22    | _      |      | 4.5             |              |
|                                    |                                      | 13  | 5.0 | _   | 16                  | _      | 19    | _      |      | 6.0             |              |
| t <sub>su</sub>                    | set-up time D <sub>S</sub> to        | 50  | 11  | _   | 65                  | _      | 75    | _      | ns   | 2.0             | Fig.9        |
|                                    | SH <sub>CP</sub>                     | 10  | 4.0 | _   | 13                  | _      | 15    | _      |      | 4.5             |              |
|                                    |                                      | 9.0 | 3.0 | _   | 11                  | _      | 13    | _      |      | 6.0             |              |
| t <sub>su</sub>                    | set-up time SH <sub>CP</sub>         | 75  | 22  | _   | 95                  | _      | 110   | _      | ns   | 2.0             | Fig.8        |
|                                    | to ST <sub>CP</sub>                  | 15  | 8   | _   | 19                  | _      | 22    | _      |      | 4.5             |              |
|                                    |                                      | 13  | 7   | _   | 16                  | _      | 19    | _      |      | 6.0             |              |

# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

# 74HC/HCT595

|                  |                                      |     |            | -          | T <sub>amb</sub> (° | C)          |     |      |                 | TEST CONDITION |              |  |
|------------------|--------------------------------------|-----|------------|------------|---------------------|-------------|-----|------|-----------------|----------------|--------------|--|
| SYMBOL           | PARAMETER                            | +25 |            | -40 to +85 |                     | -40 to +125 |     | UNIT | V <sub>CC</sub> | WAVEFORMS      |              |  |
|                  |                                      | min | typ        | max        | min                 | max         | min | max  |                 | (V)            | WAVEFORING   |  |
| t <sub>h</sub>   | hold time D <sub>S</sub> to          | 3   | -6         | _          | 3                   | _           | 3   | _    | ns              | 2.0            | Fig.9        |  |
|                  | SH <sub>CP</sub>                     | 3   | -2         | _          | 3                   | _           | 3   | _    |                 | 4.5            |              |  |
|                  |                                      | 3   | -2         | _          | 3                   | _           | 3   | _    |                 | 6.0            |              |  |
| t <sub>rem</sub> | removal time MR                      | 50  | -19        | _          | 65                  | _           | 75  | _    | ns              | 2.0            | Fig.10       |  |
|                  | to SH <sub>CP</sub>                  | 10  | <b>-</b> 7 | _          | 13                  | _           | 15  | _    |                 | 4.5            |              |  |
|                  |                                      | 9   | -6         | _          | 11                  | _           | 13  | _    |                 | 6.0            |              |  |
| f <sub>max</sub> | maximum clock                        | 9   | 30         | _          | 4.8                 | _           | 4   | _    | MHz             | 2.0            | Figs 7 and 8 |  |
|                  | pulse frequency                      | 30  | 91         | _          | 24                  | _           | 20  | _    |                 | 4.5            |              |  |
|                  | SH <sub>CP</sub> or ST <sub>CP</sub> | 35  | 108        | _          | 28                  | _           | 24  | _    |                 | 6.0            |              |  |

# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

### 74HC/HCT595

### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see chapter "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: parallel outputs, bus driver; serial output, standard I<sub>CC</sub> category: MSI.

### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF.$ 

| INPUT            | UNIT LOAD COEFFICIENT |
|------------------|-----------------------|
| D <sub>S</sub>   | 0.25                  |
| MR               | 1.50                  |
| SH <sub>CP</sub> | 1.50                  |
| ST <sub>CP</sub> | 1.50                  |
| ŌĒ               | 1.50                  |

# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

# 74HC/HCT595

### **AC CHARACTERISTICS FOR 74HCT**

 $\label{eq:gnd} \text{GND} = 0 \text{ V; } t_r = t_f = 6 \text{ ns; } C_L = 50 \text{ pF.}$ 

|                                     |                                                                          |     |     | -          | Γ <sub>amb</sub> (° | C)          |     |      |                 | TES       | ST CONDITION |
|-------------------------------------|--------------------------------------------------------------------------|-----|-----|------------|---------------------|-------------|-----|------|-----------------|-----------|--------------|
| SYMBOL                              | PARAMETER                                                                | +25 |     | -40 to +85 |                     | -40 to +125 |     | UNIT | V <sub>CC</sub> | WAVEFORMS |              |
|                                     |                                                                          | min | typ | max        | min                 | max         | min | max  |                 | (V)       | WAVEFORMS    |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>SH <sub>CP</sub> to Q <sub>7</sub> '                | _   | 25  | 42         | _                   | 53          | _   | 63   | ns              | 4.5       | Fig.7        |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay ST <sub>CP</sub> to Q <sub>n</sub>                     | _   | 24  | 40         | _                   | 50          | _   | 60   | ns              | 4.5       | Fig.8        |
| t <sub>PHL</sub>                    | propagation delay MR to Q <sub>7</sub> '                                 | _   | 23  | 40         | _                   | 50          | _   | 60   | ns              | 4.5       | Fig.10       |
| t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time OE to Q <sub>n</sub>                          | _   | 21  | 35         | _                   | 44          | _   | 53   | ns              | 4.5       | Fig.11       |
| t <sub>PHZ</sub> / t <sub>PLZ</sub> | 3-state output disable time OE to Q <sub>n</sub>                         | _   | 18  | 30         | _                   | 38          | _   | 45   | ns              | 4.5       | Fig.11       |
| t <sub>W</sub>                      | shift clock pulse<br>width HIGH or LOW                                   | 16  | 6   | _          | 20                  | _           | 24  | _    | ns              | 4.5       | Fig.7        |
| t <sub>W</sub>                      | storage clock pulse width<br>HIGH or LOW                                 | 16  | 5   | _          | 20                  | _           | 24  | _    | ns              | 4.5       | Fig.8        |
| t <sub>W</sub>                      | master reset pulse width LOW                                             | 20  | 8   | _          | 25                  | _           | 30  | _    | ns              | 4.5       | Fig.10       |
| t <sub>su</sub>                     | set-up time D <sub>S</sub> to SH <sub>SP</sub>                           | 16  | 5   | _          | 20                  | _           | 24  | _    | ns              | 4.5       | Fig.9        |
| t <sub>su</sub>                     | set-up time SH <sub>CP</sub> to ST <sub>CP</sub>                         | 16  | 8   | _          | 20                  | _           | 24  | _    | ns              | 4.5       | Fig.8        |
| t <sub>h</sub>                      | hold time D <sub>S</sub> to SH <sub>CP</sub>                             | 3   | -2  | _          | 3                   | _           | 3   | _    | ns              | 4.5       | Fig.9        |
| t <sub>rem</sub>                    | removal time MR to SH <sub>CP</sub>                                      | 10  | -7  | _          | 13                  | _           | 15  | _    | ns              | 4.5       | Fig.10       |
| f <sub>max</sub>                    | maximum clock<br>pulse frequency<br>SH <sub>CP</sub> or ST <sub>CP</sub> | 30  | 52  | _          | 24                  | _           | 20  | _    | MHz             | 4.5       | Figs 7 and 8 |

# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

### 74HC/HCT595

### **AC WAVEFORMS**



Fig.7 Waveforms showing the clock (SH<sub>CP</sub>) to output (Q<sub>7</sub>') propagation delays, the shift clock pulse width and maximum shift clock frequency.



Fig.8 Waveforms showing the storage clock (ST<sub>CP</sub>) to output (Q<sub>n</sub>) propagation delays, the storage clock pulse width and the shift clock to storage clock set-up time.

# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

## 74HC/HCT595





# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

## 74HC/HCT595



# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

### 74HC/HCT595

### **PACKAGE OUTLINES**

DIP16: plastic dual in-line package; 16 leads (300 mil); long body

SOT38-1



### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME           | Мн           | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------|
| mm     | 4.7       | 0.51                   | 3.7                    | 1.40<br>1.14   | 0.53<br>0.38   | 0.32<br>0.23   | 21.8<br>21.4     | 6.48<br>6.20     | 2.54 | 7.62           | 3.9<br>3.4   | 8.25<br>7.80 | 9.5<br>8.3   | 0.254 | 2.2                      |
| inches | 0.19      | 0.020                  | 0.15                   | 0.055<br>0.045 | 0.021<br>0.015 | 0.013<br>0.009 | 0.86<br>0.84     | 0.26<br>0.24     | 0.10 | 0.30           | 0.15<br>0.13 | 0.32<br>0.31 | 0.37<br>0.33 | 0.01  | 0.087                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE |        | REFER    | EUROPEAN | ISSUE DATE |            |                                 |  |
|---------|--------|----------|----------|------------|------------|---------------------------------|--|
| VERSION | IEC    | JEDEC    | EIAJ     |            | PROJECTION | 1920E DATE                      |  |
| SOT38-1 | 050G09 | MO-001AE |          |            |            | <del>92-10-02</del><br>95-01-19 |  |

# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

## 74HC/HCT595

0.012

### SO16: plastic small outline package; 16 leads; body width 3.9 mm

### SOT109-1



0.004

0.049

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

0.014

0.0075

0.38

0.15

| OUTLINE  |         | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|---------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC     | JEDEC    | EIAJ       | PROJECTION | ISSUE DATE                      |  |
| SOT109-1 | 076E07S | MS-012AC |            |            | <del>95-01-23</del><br>97-05-22 |  |

0.228

0.016

0.020

1998 Jun 04 16

# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

### 74HC/HCT595

SSOP16: plastic shrink small outline package; 16 leads; body width 5.3 mm

SOT338-1



1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

0.25

0.09

0.25

0.05

| OUTLINE  |     | REFER      | EUROPEAN |  | ISSUE DATE |                                 |  |
|----------|-----|------------|----------|--|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC EIAJ |          |  | PROJECTION | 1990E DATE                      |  |
| SOT338-1 |     | MO-150AC   |          |  |            | <del>94-01-14</del><br>95-02-04 |  |

0.65

1.25

1998 Jun 04 17

# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

### 74HC/HCT595

TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm

SOT403-1



#### . . .

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

|  | OUTLINE<br>VERSION | REFERENCES |        |      | EUROPEAN | ISSUE DATE                  |                                 |
|--|--------------------|------------|--------|------|----------|-----------------------------|---------------------------------|
|  |                    | IEC        | JEDEC  | EIAJ |          | PROJECTION                  | ISSUE DATE                      |
|  | SOT403-1           |            | MO-153 |      |          | $ \  \   \bigoplus   \big($ | <del>94-07-12</del><br>95-04-04 |

# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

### 74HC/HCT595

#### **SOLDERING**

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (order code 9398 652 90011).

#### DIP

#### SOLDERING BY DIPPING OR BY WAVE

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg\ max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

### REPAIRING SOLDERED JOINTS

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

### SO, SSOP and TSSOP

#### **REFLOW SOLDERING**

Reflow soldering techniques are suitable for all SO, SSOP and TSSOP packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method.

Typical reflow temperatures range from 215 to 250  $^{\circ}$ C. Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45  $^{\circ}$ C.

#### WAVE SOLDERING

Wave soldering can be used for all SO packages. Wave soldering is **not** recommended for SSOP and TSSOP packages, because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices.

If wave soldering is used - and cannot be avoided for SSOP and TSSOP packages - the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow and must incorporate solder thieves at the downstream end.

1998 Jun 04

# 8-bit serial-in/serial or parallel-out shift register with output latches; 3-state

### 74HC/HCT595

#### Even with these conditions:

- Only consider wave soldering SSOP packages that have a body width of 4.4 mm, that is SSOP16 (SOT369-1) or SSOP20 (SOT266-1).
- Do not consider wave soldering TSSOP packages with 48 leads or more, that is TSSOP48 (SOT362-1) and TSSOP56 (SOT364-1).

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### REPAIRING SOLDERED JOINTS

Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300  $^{\circ}$ C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

#### **DEFINITIONS**

| Data sheet status         | a sheet status                                                                        |  |  |  |  |
|---------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |  |  |  |  |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |  |
| Product specification     | This data sheet contains final product specifications.                                |  |  |  |  |
| imiting values            |                                                                                       |  |  |  |  |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.